Astera Labs logo

Astera Labs

Senior Analog Mixed Signal Design Engineer at Astera Labs

VietnamFull-timeSerDesPosted 17 days ago

About the Role

<div class="content-intro"><p><span data-teams="true">Astera Labs (NASDAQ: ALAB) provides rack-scale AI infrastructure through purpose-built connectivity solutions. By collaborating with hyperscalers and ecosystem partners, Astera Labs enables organizations to unlock the full potential of modern AI. Astera Labs’ Intelligent Connectivity Platform integrates CXL®, Ethernet, NVLink, PCIe®, and UALink™ semiconductor-based technologies with the company’s COSMOS software suite to unify diverse components into cohesive, flexible systems that deliver end-to-end scale-up, and scale-out connectivity. The company’s custom connectivity solutions business complements its standards-based portfolio, enabling customers to deploy tailored architectures to meet their unique infrastructure requirements. Discover more at <a id="menurhut" class="fui-Link ___1q1shib f2hkw1w f3rmtva f1ewtqcl fyind8e f1k6fduh f1w7gpdv fk6fouc fjoy568 figsok6 f1s184ao f1mk8lai fnbmjn9 f1o700av f13mvf36 f1cmlufx f9n3di6 f1ids18y f1tx3yz7 f1deo86v f1eh06m1 f1iescvh fhgqx19 f1olyrje f1p93eir f1nev41a f1h8hb77 f1lqvz6u f10aw75t fsle3fq f17ae5zn" href="http://www.asteralabs.com/" target="_blank">www.asteralabs.com</a>.</span></p></div><p>We are seeking an experienced Analog/Mixed-Signal (AMS) Circuit Design Engineer to join our high-performance design team working on next-generation transceiver IPs targeting the TSMC 5/3nm technology node. In this role, you will design high-speed analog and mixed-signal circuits used in multi-gigabit transceivers, collaborating with layout, verification, and system teams to ensure robust performance, power efficiency, and successful silicon validation at advanced process nodes.</p> <p><strong>Key Responsibilities</strong></p> <ul> <li>Design critical AMS blocks such as PLLs, CDRs, LDOs, bias generators, and ADC/DAC components for wireline transceivers.&nbsp;</li> <li>Perform transistor-level design, simulation, and optimization for performance, power, and area across process, voltage, and temperature (PVT) corners.</li> <li>Work closely with layout engineers to guide floorplanning, matching-sensitive layout, and parasitic-aware design. • Perform design verification using pre- and post-layout simulations (transient, AC, noise, Monte Carlo, corner sweep).</li> <li>Ensure robust operation under variation, jitter, power supply noise, and crosstalk conditions.</li> <li>Create and maintain design documentation, design reviews, and specifications</li> <li>Collaborate with system architects, digital design, and firmware teams to define and optimize mixed-signal interface behavior.</li> <li>Support silicon bring-up, lab measurement correlation, and debug of design issues.</li> <li>Use industry-standard tools (e.g., Virtuoso, Spectre, HSPICE, ADE, MATLAB, Python) for design and analysis.</li> </ul> <p><strong>Required Qualifications</strong></p> <ul> <li>Bachelor’s or Master’s degree in Electrical Engineering, Microelectronics, or related field.</li> <li>5+ years of experience in analog/mixed-signal circuit design in deep-submicron or FinFET technologies.</li> <li>Strong experience with: <ul> <li>Transistor-level design and simulation in advanced nodes (≤ 5nm).</li> <li>Designing analog blocks for high-speed transceivers (e.g., clocking, bias, analog front ends).</li> <li>SPICE simulation tools and AMS verification environments.</li> <li>Deep understanding of noise, jitter, linearity, bandwidth, gain, impedance matching, and power trade-offs.</li> </ul> </li> <li>Familiarity with layout interaction and parasitic-aware circuit optimization.</li> <li>Solid debugging, problem-solving, and documentation skills.</li> </ul> <p><strong>Benefits</strong></p> <ul> <li>Competitive salary</li> <li>13th month salary</li> <li>Performance bonus each year</li> <li>Flexible working time</li> <li>Health check each year</li> <li>Insurance for engineer and family</li> <li>Lunch Allowance</li> <li>Company trips.</li> </ul><div class="content-conclusion"><p>We know that creativity and innovation happen more often when teams include diverse ideas, backgrounds, and experiences, and we actively encourage everyone with relevant experience to apply, including people of color, LGBTQ+ and non-binary people, veterans, parents, and individuals with disabilities.</p></div>