
Sr. Principal DSP Architect (Optical Transceivers & PAM4) at Astera Labs
San Jose, CAFull-timeSerDesPosted 17 days ago
About the Role
<div class="content-intro"><p><span data-teams="true">Astera Labs (NASDAQ: ALAB) provides rack-scale AI infrastructure through purpose-built connectivity solutions. By collaborating with hyperscalers and ecosystem partners, Astera Labs enables organizations to unlock the full potential of modern AI. Astera Labs’ Intelligent Connectivity Platform integrates CXL®, Ethernet, NVLink, PCIe®, and UALink™ semiconductor-based technologies with the company’s COSMOS software suite to unify diverse components into cohesive, flexible systems that deliver end-to-end scale-up, and scale-out connectivity. The company’s custom connectivity solutions business complements its standards-based portfolio, enabling customers to deploy tailored architectures to meet their unique infrastructure requirements. Discover more at <a id="menurhut" class="fui-Link ___1q1shib f2hkw1w f3rmtva f1ewtqcl fyind8e f1k6fduh f1w7gpdv fk6fouc fjoy568 figsok6 f1s184ao f1mk8lai fnbmjn9 f1o700av f13mvf36 f1cmlufx f9n3di6 f1ids18y f1tx3yz7 f1deo86v f1eh06m1 f1iescvh fhgqx19 f1olyrje f1p93eir f1nev41a f1h8hb77 f1lqvz6u f10aw75t fsle3fq f17ae5zn" href="http://www.asteralabs.com/" target="_blank">www.asteralabs.com</a>.</span></p></div><p></p>
<p>Role Overview As a Sr. Principal DSP Architect, you will be the technical visionary leading the definition and development of next-generation Digital Signal Processing (DSP) architectures. Your focus will be on high-speed PAM4 (Pulse Amplitude Modulation 4-level) systems and coherent/direct-detect optical transceivers. You will bridge the gap between theoretical communications theory and silicon implementation, driving the roadmap for 800G, 1.6T, and beyond.</p>
<p>Key Responsibilities</p>
<ul>
<li>Architectural Leadership: Lead the definition of DSP micro-architecture for high-performance ASICs, focusing on low-power, high-throughput data paths.</li>
<li>Algorithm Development: Design, model, and simulate advanced DSP algorithms for:</li>
<li>Adaptive Equalization (FFE, DFE, MLSE).</li>
<li>Forward Error Correction (FEC).</li>
<li>Clock and Data Recovery (CDR).</li>
<li>Chromatic Dispersion (CD) and Polarization Mode Dispersion (PMD) compensation.</li>
<li>Modeling & Simulation: Develop bit-accurate and performance-accurate models using Python, MATLAB, or C++ to validate architectural choices against Bit Error Rate (BER) targets.</li>
<li>Cross-Functional Collaboration: Work closely with Analog Mixed-Signal (AMS) designers to optimize the ADC/DAC interface and with RTL teams to ensure power-efficient hardware implementation.</li>
<li>Performance Trade-offs: Conduct rigorous Power, Performance, and Area (PPA) analysis to balance complex DSP requirements with the thermal and size constraints of optical modules (e.g., QSFP-DD, OSFP).</li>
<li>Standards Contribution: Represent the company in industry standards bodies (IEEE 802.3, OIF) to influence future optical communications protocols.</li>
</ul>
<p>Required Qualifications</p>
<ul>
<li>Education: PhD or MS in Electrical Engineering, Communication Theory, or a related field.</li>
<li>Experience: 12+ years of experience in DSP design, specifically for high-speed SerDes or optical communications.</li>
</ul>
<p>Technical Deep Dive:</p>
<ul>
<li>Expertise in PAM4 signaling and the associated challenges (non-linearity, SNR requirements).</li>
<li>Deep understanding of Digital Filter Design (FIR, IIR) and adaptive signal processing.</li>
<li>Experience with high-speed ADC/DAC architectures and their impact on DSP performance.</li>
<li>Tooling: Proficiency in MATLAB/Simulink, Python (NumPy/SciPy), and SystemC.</li>
<li>Silicon Success: A proven track record of taking complex DSP architectures from concept through tape-out to high-volume production.</li>
</ul>
<p>Preferred Skills</p>
<ul>
<li>Experience with Coherent Optical technologies (QAM, polarization multiplexing).</li>
<li>Knowledge of Machine Learning applications in DSP for non-linearity compensation.</li>
<li>Familiarity with hardware description languages (Verilog/SystemVerilog) and the synthesis flow</li>
</ul>
<p></p>
<div>
<p><span data-contrast="auto">The base salary range is $210,000 USD – $260,000 USD. Your base salary will be determined based on location, experience, and employees' pay in similar positions. </span></p>
</div>
<div>
<p>We know that creativity and innovation happen more often when teams include diverse ideas, backgrounds, and experiences, and we actively encourage everyone with relevant experience to apply, including people of color, LGBTQ+ and non-binary people, veterans, parents, and individuals with disabilities.</p>
</div>
<p></p>
<p></p><div class="content-conclusion"><p>We know that creativity and innovation happen more often when teams include diverse ideas, backgrounds, and experiences, and we actively encourage everyone with relevant experience to apply, including people of color, LGBTQ+ and non-binary people, veterans, parents, and individuals with disabilities.</p></div>
Related Roles
Analog Mixed-Signal Design Engineer (NCG - PhD Grad)
Astera Labs
Irvine, CA or San Jose, CA or Toronto, CanadaSenior Analog Mixed-Signal CAD Engineer
Astera Labs
VietnamAnalog/Mixed-Signal IC Design
Astera Labs
IndiaPrincipal Mixed Signal Design Verification Engineer
Astera Labs
San Jose, CAPrincipal Digital Design Engineer
Astera Labs
San Jose, CAPrincipal Engineer, Analog Mixed-Signal IC Layout
Astera Labs
Bengaluru, Karnataka, India