
Senior / Staff System Validation Engineer at Astera Labs
San Jose, California, United StatesFull-timeSoftware EngineeringPosted 17 days ago
About the Role
<div class="content-intro"><p><span data-teams="true">Astera Labs (NASDAQ: ALAB) provides rack-scale AI infrastructure through purpose-built connectivity solutions. By collaborating with hyperscalers and ecosystem partners, Astera Labs enables organizations to unlock the full potential of modern AI. Astera Labs’ Intelligent Connectivity Platform integrates CXL®, Ethernet, NVLink, PCIe®, and UALink™ semiconductor-based technologies with the company’s COSMOS software suite to unify diverse components into cohesive, flexible systems that deliver end-to-end scale-up, and scale-out connectivity. The company’s custom connectivity solutions business complements its standards-based portfolio, enabling customers to deploy tailored architectures to meet their unique infrastructure requirements. Discover more at <a id="menurhut" class="fui-Link ___1q1shib f2hkw1w f3rmtva f1ewtqcl fyind8e f1k6fduh f1w7gpdv fk6fouc fjoy568 figsok6 f1s184ao f1mk8lai fnbmjn9 f1o700av f13mvf36 f1cmlufx f9n3di6 f1ids18y f1tx3yz7 f1deo86v f1eh06m1 f1iescvh fhgqx19 f1olyrje f1p93eir f1nev41a f1h8hb77 f1lqvz6u f10aw75t fsle3fq f17ae5zn" href="http://www.asteralabs.com/" target="_blank">www.asteralabs.com</a>.</span></p></div><p><strong>Job Description</strong></p>
<ul>
<li>Develop and perform system validation tests using leading-edge Data Center equipment and scalable automation platforms. The validation team holds customers’ system requirements in the highest regard and is solely responsible for certifying a product’s conformance to this high bar.</li>
<li>Understand the performance and functionality requirements our AI fabric Switches must deliver to enable customers developing Data Center systems using Astera Labs’ game-changing portfolio of connectivity products for Artificial Intelligence and Machine Learning applications.</li>
<li>Formulate a comprehensive validation plan for AI fabric switch products. automate the testing of ICs and board products in a data-centric manner, design experiments to root-cause unexpected behavior, report results and specification compliance in an automated fashion.</li>
<li>Work with key customers directly to understand their care-abouts and highlight the unique capabilities and performance of Astera Labs’ solutions.</li>
</ul>
<p><strong>Basic Qualifications</strong> </p>
<ul>
<li>Strong academic and technical background in Electrical or Computer Engineering. At a minimum, a Bachelor’s is required, and a Master’s is preferred.</li>
<li>≥3 years' experience supporting or developing complex SoC/silicon products for Server, Storage, and/or Networking applications.</li>
<li>Basic understanding of x86/ARM architecture, UEFI/Linux boot sequence. </li>
<li>Good understanding of High Speed Signaling Principles.</li>
<li>Professional attitude with the ability to prioritize a dynamic list of multiple tasks, to plan and prepare for customer/internal meetings in advance, and to work with minimal guidance and supervision.</li>
<li>Entrepreneurial, open-mind behavior and can-do attitude. Think and act with the customer in mind!</li>
</ul>
<p><strong>Required Experience</strong> </p>
<ul>
<li>Hands-on, thorough knowledge of high-speed protocols like PCIe, CXL, NVMe, or Ethernet.</li>
<li>Experience with Silicon/System bring-up, validation, and debug experience, including in customer systems.</li>
<li>A strong background in developing bench automation techniques, especially using Python, with emphasis on execution efficiency, repeatability, data analysis and reporting.</li>
<li>Experience with lab equipment including protocol analyzers, in-circuit debuggers, and CPU-based tool suites.</li>
<li>Ability to work on multiple projects.</li>
</ul>
<p><strong>Preferred Experience</strong> </p>
<ul>
<li>Working knowledge of C or C++ for embedded FW and device drivers.</li>
<li>Familiarity with PCIe compliance standards and ability to follow and be involved in compliance consortiums to adapt the tests to be run from X86/ARM based platforms.</li>
<li>Knowledge of schematic capture and PCB layout tools from Cadence Allegro, Altium, etc.</li>
<li>Exceptional interpersonal and collaboration skills, with a proven track record of effectively leading, influencing, and navigating complex matrixed environments.</li>
</ul>
<p>Your base salary will be determined based on your experience and the pay of employees in similar positions. The base salary range is $135,000 USD - $165,000 USD for Senior Level, and $160,000 USD - $195,000 USD for Staff Level.</p><div class="content-conclusion"><p>We know that creativity and innovation happen more often when teams include diverse ideas, backgrounds, and experiences, and we actively encourage everyone with relevant experience to apply, including people of color, LGBTQ+ and non-binary people, veterans, parents, and individuals with disabilities.</p></div>
Related Roles
Lead Firmware Engineer
Astera Labs
Shanghai Shi, ChinaSenior Principal System Validation Engineer
Astera Labs
San Jose, California, United StatesPrincipal System Validation Engineer – SerDes/Ethernet (PAM4)
Astera Labs
San Jose, California, United StatesDirector of System Validation Engineering
Astera Labs
San Jose, CAPrincipal Embedded Software Engineer - Analog Connectivity
Astera Labs
CanadaPrincipal Embedded Software Engineer - Ethernet Retimers
Astera Labs
San Jose, United States