Astera Labs logo

Astera Labs

Physical Design Subsystem (Multiple IP’s/Partitions) Lead at Astera Labs

IsraelFull-timeASIC EngineeringPosted 17 days ago

About the Role

<div class="content-intro"><p><span data-teams="true">Astera Labs (NASDAQ: ALAB) provides rack-scale AI infrastructure through purpose-built connectivity solutions. By collaborating with hyperscalers and ecosystem partners, Astera Labs enables organizations to unlock the full potential of modern AI. Astera Labs’ Intelligent Connectivity Platform integrates CXL®, Ethernet, NVLink, PCIe®, and UALink™ semiconductor-based technologies with the company’s COSMOS software suite to unify diverse components into cohesive, flexible systems that deliver end-to-end scale-up, and scale-out connectivity. The company’s custom connectivity solutions business complements its standards-based portfolio, enabling customers to deploy tailored architectures to meet their unique infrastructure requirements. Discover more at <a id="menurhut" class="fui-Link ___1q1shib f2hkw1w f3rmtva f1ewtqcl fyind8e f1k6fduh f1w7gpdv fk6fouc fjoy568 figsok6 f1s184ao f1mk8lai fnbmjn9 f1o700av f13mvf36 f1cmlufx f9n3di6 f1ids18y f1tx3yz7 f1deo86v f1eh06m1 f1iescvh fhgqx19 f1olyrje f1p93eir f1nev41a f1h8hb77 f1lqvz6u f10aw75t fsle3fq f17ae5zn" href="http://www.asteralabs.com/" target="_blank">www.asteralabs.com</a>.</span></p></div><p><strong>Role Overview</strong></p> <p>Astera Labs is establishing a strategic R&amp;D center in Israel to drive the development of complex semiconductor chips that solve the critical 'data bottlenecks' enabling the future of AI at scale. As we expand our presence in Israel, we're seeking a visionary <strong>Physical Design Subsystem (Multiple IP’s/Partitions) Lead</strong> to help build our local engineering powerhouse from the ground up. This is a unique opportunity to take on meaningful product ownership in a new site, defining the backend execution and methodologies for chips that power the world's largest AI clusters.</p> <p><span data-contrast="auto">If you thrive on solving complex, unnamed challenges in deep-submicron processes, your place is with us.</span><span data-ccp-props="{&quot;134233117&quot;:false,&quot;134233118&quot;:false,&quot;335559685&quot;:720,&quot;335559738&quot;:240,&quot;335559739&quot;:240}">&nbsp;</span></p> <p><span class="TextRun SCXW83735557 BCX0" lang="EN-US" data-contrast="auto"><span class="NormalTextRun SCXW83735557 BCX0">As the <span class="TextRun Underlined SCXW263848145 BCX0" lang="EN-US" data-contrast="auto"><span class="NormalTextRun SCXW263848145 BCX0">Physical Design Subsystem (Multiple IP’s/Partitions) Lead</span></span>&nbsp;</span></span><span class="TextRun SCXW83735557 BCX0" lang="EN-US" data-contrast="auto"><span class="NormalTextRun SCXW83735557 BCX0">you will be a Key member of our PD Team in Israel R&amp;D center. You will run PD execution of </span><span class="NormalTextRun SCXW83735557 BCX0">SubSystem</span><span class="NormalTextRun SCXW83735557 BCX0"> with your team for chips that drive the world’s largest AI clusters. You will lead the team and the transition from RTL to GDS, ensuring our silicon meets the extreme performance, power, and area (PPA) targets </span><span class="NormalTextRun SCXW83735557 BCX0">required</span><span class="NormalTextRun SCXW83735557 BCX0"> for AI scale.</span></span><span class="EOP SCXW83735557 BCX0" data-ccp-props="{&quot;134233117&quot;:false,&quot;134233118&quot;:false,&quot;335559685&quot;:720,&quot;335559738&quot;:240,&quot;335559739&quot;:240}">&nbsp;</span></p> <p><strong><span data-contrast="auto">Key Responsibilities</span></strong></p> <ul> <li><span data-contrast="auto">Build and mentor a high-performing Partitions team , owning the end-to-end execution from Synthesis to Signoff</span><span data-ccp-props="{&quot;134233117&quot;:false,&quot;134233118&quot;:false,&quot;335559738&quot;:0,&quot;335559739&quot;:0}">&nbsp;</span></li> <li><span data-contrast="auto">Take full ownership of Subsystem physical implementation, including floorplanning, P&amp;R, CTS, Power/Clock distribution, Power integrity and Timing/Physical signoff</span><span data-ccp-props="{&quot;134233117&quot;:false,&quot;134233118&quot;:false,&quot;335559738&quot;:0,&quot;335559739&quot;:0}">&nbsp;</span></li> <li><span data-contrast="auto">Work closely with the Architecture, Design, DFT, and Product teams to achieve optimal Power Performance Area (PPA). This involves conducting feasibility studies for new architectures and optimizing runs to ensure the best Quality of Results (QoR)</span><span data-ccp-props="{&quot;134233117&quot;:false,&quot;134233118&quot;:false,&quot;335559738&quot;:0,&quot;335559739&quot;:0}">&nbsp;</span></li> <li><span data-contrast="auto">Lead and guide external contractors and global partners to ensure seamless execution and delivery</span><span data-ccp-props="{&quot;134233117&quot;:false,&quot;134233118&quot;:false,&quot;335559738&quot;:0,&quot;335559739&quot;:0}">&nbsp;</span></li> <li><span data-contrast="auto">Address complex signal integrity, thermal, and power challenges inherent in high-speed connectivity silicon</span><span data-ccp-props="{&quot;134233117&quot;:false,&quot;134233118&quot;:false,&quot;335559738&quot;:0,&quot;335559739&quot;:0}">&nbsp;</span></li> </ul> <p><span data-contrast="auto">&nbsp;</span><span data-ccp-props="{&quot;134233117&quot;:false,&quot;134233118&quot;:false,&quot;335559685&quot;:720,&quot;335559738&quot;:240,&quot;335559739&quot;:240}">&nbsp;</span></p> <p><strong>Basic Qualifications</strong></p> <ul> <li><span data-contrast="auto">B.Sc. or M.Sc. in Electrical Engineering</span><span data-ccp-props="{&quot;134233117&quot;:false,&quot;134233118&quot;:false,&quot;335559738&quot;:0,&quot;335559739&quot;:0}">&nbsp;</span></li> <li><span data-contrast="auto">15+ years of hands-on experience in Physical Design/Backend at leading semiconductor companies, working on </span><strong><span data-contrast="auto">advanced process technologies (5nm, 3nm, and below)</span></strong><span data-ccp-props="{&quot;134233117&quot;:false,&quot;134233118&quot;:false,&quot;335559738&quot;:0,&quot;335559739&quot;:0}">&nbsp;</span></li> <li><span data-contrast="auto">Proven experience in leading teams or projects with a "can-do" approach and excellent communication skills</span><span data-ccp-props="{&quot;134233117&quot;:false,&quot;134233118&quot;:false,&quot;335559738&quot;:0,&quot;335559739&quot;:0}">&nbsp;</span></li> <li><span data-contrast="auto">Deep expertise in RTL2GDS flows, including P&amp;R, STA, Physical verification (DRC/LVS), Formal verification, low-power implementation (UPF/CPF), EMIR and evaluating foundry process nodes and third-party IPs</span><span data-ccp-props="{&quot;134233117&quot;:false,&quot;134233118&quot;:false,&quot;335559738&quot;:0,&quot;335559739&quot;:0}">&nbsp;</span></li> <li><span data-contrast="auto">Mastery of industry-standard EDA tools (Synopsys Fusion Compiler/ICC2, Cadence Innovus)</span><span data-ccp-props="{&quot;134233117&quot;:false,&quot;134233118&quot;:false,&quot;335559738&quot;:0,&quot;335559739&quot;:0}">&nbsp;</span></li> <li><span data-contrast="auto">Experience managing both complex Macro-level designs subsystem level and Full-Chip integration</span>&nbsp;<br><span data-ccp-props="{&quot;134233117&quot;:false,&quot;134233118&quot;:false,&quot;335559738&quot;:0,&quot;335559739&quot;:0}">&nbsp;</span></li> </ul> <p><strong><span data-contrast="auto">Preferred Experience</span></strong></p> <ul> <li><span data-contrast="auto">Deep understanding of </span><strong><span data-contrast="auto">Power &amp; Noise analysis</span></strong><span data-contrast="auto"> (EM/IR)</span><span data-ccp-props="{&quot;134233117&quot;:false,&quot;134233118&quot;:false,&quot;335559738&quot;:0,&quot;335559739&quot;:0}">&nbsp;</span></li> <li><span data-contrast="auto">Experience with </span><strong><span data-contrast="auto">DFT</span></strong><span data-contrast="auto"> (Design for Test) integration</span><span data-ccp-props="{&quot;134233117&quot;:false,&quot;134233118&quot;:false,&quot;335559738&quot;:0,&quot;335559739&quot;:0}">&nbsp;</span></li> <li><span data-contrast="auto">Background in high-speed interfaces or data center protocols</span><span data-ccp-props="{&quot;134233117&quot;:false,&quot;134233118&quot;:false,&quot;335559738&quot;:0,&quot;335559739&quot;:0}">&nbsp;</span></li> </ul><div class="content-conclusion"><p>We know that creativity and innovation happen more often when teams include diverse ideas, backgrounds, and experiences, and we actively encourage everyone with relevant experience to apply, including people of color, LGBTQ+ and non-binary people, veterans, parents, and individuals with disabilities.</p></div>