
Technical Lead Design Verification Engineer at Astera Labs
San Jose, California, United StatesFull-timeASIC EngineeringPosted 17 days ago
About the Role
<div class="content-intro"><p><span data-teams="true">Astera Labs (NASDAQ: ALAB) provides rack-scale AI infrastructure through purpose-built connectivity solutions. By collaborating with hyperscalers and ecosystem partners, Astera Labs enables organizations to unlock the full potential of modern AI. Astera Labs’ Intelligent Connectivity Platform integrates CXL®, Ethernet, NVLink, PCIe®, and UALink™ semiconductor-based technologies with the company’s COSMOS software suite to unify diverse components into cohesive, flexible systems that deliver end-to-end scale-up, and scale-out connectivity. The company’s custom connectivity solutions business complements its standards-based portfolio, enabling customers to deploy tailored architectures to meet their unique infrastructure requirements. Discover more at <a id="menurhut" class="fui-Link ___1q1shib f2hkw1w f3rmtva f1ewtqcl fyind8e f1k6fduh f1w7gpdv fk6fouc fjoy568 figsok6 f1s184ao f1mk8lai fnbmjn9 f1o700av f13mvf36 f1cmlufx f9n3di6 f1ids18y f1tx3yz7 f1deo86v f1eh06m1 f1iescvh fhgqx19 f1olyrje f1p93eir f1nev41a f1h8hb77 f1lqvz6u f10aw75t fsle3fq f17ae5zn" href="http://www.asteralabs.com/" target="_blank">www.asteralabs.com</a>.</span></p></div><p data-renderer-start-pos="1">We are looking for <strong data-renderer-mark="true">a Technical Lead Design Verification Engineers</strong> with a flair for being a code breaker, ability to come up hybrid mechanisms for verification of complex ASICs. Experience with System Verilog, C, C++, Python or other scripting languages would be a plus. Using your coding and problem-solving skills, you will contribute to the functional verification of the designs. You'll be responsible for the full life cycle of verification, from planning to writing tests to debugging, collect and closing coverage. You’ll also work with the software and system validation teams to come up with test plans and executing them in emulation platforms.</p>
<p data-renderer-start-pos="646"><strong data-renderer-mark="true">Basic qualifications</strong></p>
<ul>
<li data-renderer-start-pos="670">Strong academic and technical background in electrical engineering. At minimum, a Bachelor’s in EE is required, and a Masters is preferred.</li>
<li data-renderer-start-pos="813">≥5 years’ experience verifying and validating complex SoC for Server, Storage, and Networking applications.</li>
<li data-renderer-start-pos="924">Knowledge of industry-standard simulators, revision control systems, and regression systems.</li>
<li data-renderer-start-pos="1020">Professional attitude with the ability to prioritize a dynamic list of multiple tasks, and work with minimal guidance and supervision.</li>
<li data-renderer-start-pos="1158">Entrepreneurial, open-minded behavior and can-do attitude. Think and act fast with the customer in mind!</li>
<li data-renderer-start-pos="1266">Authorized to work in the US and start immediately.</li>
</ul>
<p data-renderer-start-pos="1321"><strong data-renderer-mark="true">Required Experience</strong></p>
<ul>
<li data-renderer-start-pos="1344">Experience with full verification lifecycle based on System Verilog/UVM/C/C++.</li>
<li data-renderer-start-pos="1426">Proven ability to mix and deploy hybrid techniques as in both directed and constrained random.</li>
<li data-renderer-start-pos="1524">Experience with different ways to bug and coverage hunting. Experience in formal methods is a plus.</li>
<li data-renderer-start-pos="1627">Must be able to work independently to develop test-plans, and related test-sequences to generate stimuli and work collaboratively with RTL designers to debug failures.</li>
<li data-renderer-start-pos="1798">Identify and write all types of coverage measures for stimulus and corner-cases. Close coverage to identify verification holes for high quality tape-out.</li>
</ul>
<p data-renderer-start-pos="1955"><strong data-renderer-mark="true">Preferred Experience</strong></p>
<ul>
<li data-renderer-start-pos="1979">Working experience with scripting tools (Perl/Python) to automate verification infrastructure.</li>
<li data-renderer-start-pos="2077">Prior experience using Verification IPs from 3rd party vendors with one or more communication protocols such as PCI-Express (Gen-3 and above), Ethernet, InfiniBand, DDR4/5, NVMe, USB, etc.</li>
<li data-renderer-start-pos="2269">Working experience with scripting tools (Perl/Python) to automate verification infrastructure.</li>
<li data-renderer-start-pos="2367">Experience with directed test based methodologies, cache verification and formal methods.</li>
</ul>
<p data-renderer-start-pos="2460">The base salary range is USD 160,000.00 – USD 195,000.00. Your base salary will be determined based on your location, experience, and the pay of employees in similar positions. </p><div class="content-conclusion"><p>We know that creativity and innovation happen more often when teams include diverse ideas, backgrounds, and experiences, and we actively encourage everyone with relevant experience to apply, including people of color, LGBTQ+ and non-binary people, veterans, parents, and individuals with disabilities.</p></div>
Related Roles
Physical Design Engineer (Place & Route)
Astera Labs
San Jose, California, United StatesPhysical Design Engineer (Place & Route)
Astera Labs
San Jose, California, United StatesSystem Validation Engineer (NCG 2026)
Astera Labs
San Jose, California, United StatesTechnical Lead Digital Design Engineer
Astera Labs
San Jose, California, United StatesPrincipal Digital Design Engineer
Astera Labs
San Jose, CAPrincipal Physical Design Engineer, STA
Astera Labs
San Jose, California, United States